### Memory Elements Engineering 304

- Latches and Flip-Flops
- Registers
  - -VHDL versions
- Shift Registers and Counters
  - -VHDL versions

### **Cross-Coupled NOR Latch**

- Simplest form of memory
- Avoid invalid state (Q-bar=Q)



### **Gated Latch**

- Cross-Coupled NAND need S and R inverted
- Often SR latches include a control line En (Enable)



### Level vs. Edge • Latches are level-sensitive using Enable input (Q<sub>a</sub>) – book calls the Enable the "CLK" • Flip-flops are edge-triggered using Clock input – Rising (Q<sub>b</sub>) or Falling (Q<sub>c</sub>)

### Level vs. Edge • Latches are level-sensitive using Enable input (Q<sub>a</sub>) – book calls the Enable the "CLK" • Flip-flops are edge-triggered using Clock input – Rising (Q<sub>b</sub>) or Falling (Q<sub>c</sub>)



### Level vs. Edge

- $\bullet\,$  Latches are level-sensitive using Enable input (Q $_{\!\scriptscriptstyle a}\!)$ 
  - book calls the Enable the "CLK"
- Flip-flops are edge-triggered using Clock input
  - Rising (Q<sub>b</sub>) or Falling (Q<sub>c</sub>)



### **Characteristic Table**

- Truth Table that includes time aspect (Q(t) -> Q(t+1))
  - Given certain inputs, what output is expected from the memory device?
  - SR
  - D
  - T
  - JK
- An "Excitation Table" lists the required inputs needed to cause a particular output change

|   |             | C      | harac  | cteristic | Table | S          |        |        |
|---|-------------|--------|--------|-----------|-------|------------|--------|--------|
|   | SR L        | atch   |        |           |       | JK Fli     | p-Flop |        |
| S | R           | Q(t)   | Q(t+1) |           | J     | K          | Q(t)   | Q(t+1) |
| 0 | 0           | 0      | 0      | 0 48°     | 0     | 0          | 0      |        |
| 0 | 0           | 1      | 1      | Mo Change | 0     | 0          | 1      |        |
| 0 | 1           | 0      | 0      |           | 0     | 1          | 0      |        |
| 0 | 1           | 1      | 0      | Reset     | 0     | 1          | 1      |        |
| 1 | 0           | 0      | 1      |           | 1     | 0          | 0      |        |
| 1 | 0           | 1      | 1      | Sex.      | 1     | 0          | 1      |        |
| 1 | 1           | 0      | Х      | ob.       | 1     | 1          | 0      |        |
| 1 | 1           | 1      | X      | Invalid   | 1     | 1          | 1      |        |
|   |             |        |        |           |       |            |        |        |
|   | D Flip-Flop |        |        |           |       | T Flip-Flo | р      |        |
| D | Q(t)        | Q(t+1) | 1      |           | Т     | Q(t)       | Q(t+1) |        |
| 0 | 0           |        |        |           | 0     | 0          |        |        |
| 0 | 1           |        |        |           | 0     | 1          |        |        |
| 1 | 0           |        |        |           | 1     | 0          |        |        |
| 1 | 1           |        |        |           | 1     | 1          |        |        |

|   |             | C      | hara   | cteristic       | Table | s           |        |        |
|---|-------------|--------|--------|-----------------|-------|-------------|--------|--------|
|   | SRL         | .atch  |        |                 |       | JK Fli      | p-Flop |        |
| S | R           | Q(t)   | Q(t+1) |                 | J     | K           | Q(t)   | Q(t+1) |
| 0 | 0           | 0      | 0      | - 4e            | 0     | 0           | 0      | 0      |
| 0 | 0           | 1      | 1      | Mo Charage      | 0     | 0           | 1      | 1      |
| 0 | 1           | 0      | 0      |                 | 0     | 1           | 0      | 0      |
| 0 | 1           | 1      | 0      | Reset           | 0     | 1           | 1      | 0      |
| 1 | 0           | 0      | 1      |                 | 1     | 0           | 0      | 1      |
| 1 | 0           | 1      | 1      | ge <sup>t</sup> | 1     | 0           | 1      | 1      |
| 1 | 1           | 0      | x      | 8               | 1     | 1           | 0      | 1      |
| 1 | 1           | 1      | Х      | melid           | 1     | 1           | 1      | 0      |
|   |             |        |        |                 |       |             |        |        |
|   | D Flip-Flop |        |        |                 |       | T Flip-Flop |        |        |
| D | Q(t)        | Q(t+1) |        |                 | Т     | Q(t)        | Q(t+1) |        |
| 0 | 0           | 0      |        |                 | 0     | 0           | 0      |        |
| 0 | 1           | 0      |        |                 | 0     | 1           | 1      |        |
| 1 | 0           | 1      |        |                 | 1     | 0           | 1      |        |
| 1 | 1           | 1      |        |                 | 1     | 1           | 0      |        |

| <b>Excitation Tables</b> |        |   |   |  |  |             |        |        |   |
|--------------------------|--------|---|---|--|--|-------------|--------|--------|---|
| SR Latch                 |        |   |   |  |  |             | JK Fli | p-Flop |   |
| Q(t)                     | Q(t+1) | R | S |  |  | Q(t)        | Q(t+1) | J      | K |
| 0                        | 0      | d | 0 |  |  | 0           | 0      |        |   |
| 0                        | 1      | 0 | 1 |  |  | 0           | 1      |        |   |
| 1                        | 0      | 1 | 0 |  |  | 1           | 0      |        |   |
| 1                        | 1      | 0 | d |  |  | 1           | 1      |        |   |
|                          |        |   |   |  |  |             |        |        |   |
| D Flip-Flop              |        |   |   |  |  | T Flip-Flop |        |        |   |
| Q(t)                     | Q(t+1) | D |   |  |  | Q(t)        | Q(t+1) | T      |   |
| 0                        | 0      |   |   |  |  | 0           | 0      |        |   |
| 0                        | 1      |   |   |  |  | 0           | 1      |        |   |
| 1                        | 0      |   |   |  |  | 1           | 0      |        |   |
| 1                        | 1      |   |   |  |  | 1           | 1      |        |   |

|             | SR La  | atch |   |             | JK Fli | p-Flop |   |
|-------------|--------|------|---|-------------|--------|--------|---|
| Q(t)        | Q(t+1) | R    | S | Q(t)        | Q(t+1) | J      | k |
| 0           | 0      | d    | 0 | 0           | 0      | 0      | C |
| 0           | 1      | 0    | 1 | 0           | 1      | 1      | c |
| 1           | 0      | 1    | 0 | 1           | 0      | d      | 1 |
| 1           | 1      | 0    | d | 1           | 1      | d      | ( |
| D Flip-Flop |        |      |   | T Flip-Flop | )      |        |   |
| Q(t)        | Q(t+1) | D    |   | Q(t)        | Q(t+1) | T      |   |
| 0           | 0      | 0    |   | 0           | 0      | 0      |   |
| 0           | 1      | 1    |   | 0           | 1      | 1      |   |
| 1           | 0      | 0    |   | 1           | 0      | 1      |   |
| 1           | 1      | 1    |   | 1           | 1      | 0      |   |

### **VHDL D Flip-Flop** ENTITY flipflop IS PORT ( D, Resetn, Clock Q : IN STD\_LOGIC ; : OUT STD\_LOGIC) ; END flipflop; ARCHITECTURE Behavior OF flipflop IS BEGIN PROCESS ( \_\_\_\_\_) BEGIN IF Resetn = '0' THEN Q <= '0'; ELSIF Clock'EVENT AND Clock = '1' THEN Q <= D ; -- notice there is no "Else" clause END IF ; END PROCESS ; END Behavior ;

```
VHDL D Flip-Flop
ENTITY flipflop IS
 PORT ( D, Resetn, Clock Q
                                  : IN
                                             STD_LOGIC ;
                                          STD_LOGIC) ;
END flipflop;
ARCHITECTURE Behavior OF flipflop IS
  EGIN Sens. List must be exactly this!
PROCESS (Resetn, Clock)
BEGIN
    EGIN

IF Resetn = '0' THEN
  BEGIN
                                         If-elsif must be exactly this!
          Q <= '0';
   ELSIF Clock'EVENT AND Clock = '1' THEN

Q <= D ; -- notice there is no "Else" clause
END IF ;
  END PROCESS :
END Behavior :
```

```
VHDL n-Bit Register

LIBRARY ieee;
USE ieee.std_logic_1164.all;
ENTITY regn IS

GENERIC (N: INTEGER: = 16);
PORT (D: IN STD_LOGIC_VECTOR(N-1 DOWNTO 0);
Resetn, Clock: IN STD_LOGIC;
Q: OUT STD_LOGIC_VECTOR(N-1 DOWNTO 0));
END regn;
ARCHITECTURE Behavior OF regn IS
BEGIN

PROCESS (_________)
BEGIN

IF Resetn = '0' THEN
Q <= (OTHERS => '0');
ELSIF________ THEN

Q <= D;
END IF;
END PROCESS;
END Behavior;
```

```
\( \begin{align*} \be
```



## Test Bench Code ENTITY flipflop\_TestBench IS END flipflop\_TestBench; ARCHITECTURE test OF flipflop\_TestBench IS component flipflop IS port ( -- declare the component D, Resetn, Clock : IN STD\_LOGIC; Q : OUT STD\_LOGIC); end component flipflop; signal Dsig : std\_logic; -- declare the internal signals signal Resetnsig : std\_logic; signal Clocksig : std\_logic; signal Qsig : std\_logic; BEGIN DUT: flipflop port map ( -- instantiate the flipflop D >> Dsig, Resetn => Resetnsig, Clock => Clocksig, Q => Qsig );

### Test Bench Code (cont.) process is -- no sensitivity list => use "wait" instead begin Resetnsig <= '0'; Clocksig <= '0'; Dsig <= '1'; wait for 10 ns; -- reset everything assert Qsig = '0' report "Q not reset to zero" severity WARNING; Resetn <= '1'; wait for 10 ns; -- reset off, but still Q=0 assert Qsig = '0' report "Q not staying at zero after reset" severity WARNING; Clocksig <= '1'; -- rising edge should clock in D=1 wait for 10 ns; -- let clock edge do something assert Qsig = '1' report "Q should now be 1" severity WARNING;

| Test | Bench | Code | cont. |
|------|-------|------|-------|
|------|-------|------|-------|

Dsig <= '0';
wait for 10 ns; -- should be no change when changing D
assert Qsig = '1' report "Q not staying as 1"
severity WARNING;
Clocksig <= '0';
wait for 10 ns; -- should be no change with falling clk
assert Qsig = '1' report "Q changed on falling clock"
severity WARNING;
Clocksig <= '1'; -- rising edge
wait for 10 ns; -- D=0 should be clocked in
assert Qsig = '0' report "D=0 not clocked in"
severity WARNING;
wait; -- never go past this spot - infinite loop-like
end process;
END test:

### **Sequential Devices**

- Registers
  - -Shift
  - -Parallel In, Serial Out
- Counters
  - -Up, down, up/down, modulo-n
  - -Ring, Johnson (also shift registers)











- As soon as count(Q2 Q1 Q0) = "1d1" = 5 (or 7), then asynchronously clear flip-flops. (5 is never really seen by the user)
- Also, consider the 001 to 010 transition

### **Modulo-n Counter**

- Asynchronous load or clear
  - Check for trouble with bits changing slightly out of order
- Best practice is to only use asynchronous clearing through the global chip reset

### 

# UHDL Enabled Counter LIBRARY ieee ; USE ieee.std\_logic\_l164.all ; USE ieee.std\_logic\_unsigned.all ; USE ieee.std\_logic\_unsigned.all ; ENTITY upcount IS PORT ( Clock, Resetn, E : IN STD\_LOGIC ; Q : OUT STD\_LOGIC\_VECTOR (3 DOWNTO 0)) ; END upcount ; ARCHITECTURE Behavior OF upcount IS SIGNAL Count : STD\_LOGIC\_VECTOR (3 DOWNTO 0) ; BEGIN PROCESS ( Clock, Resetn ) BEGIN IF Resetn = '0' THEN Count <= "0000" ; ELSIF (Clock'EVENT AND Clock = '1') THEN IF E = '1' THEN Count <= Count + 1 ; — ELSE Count <= Count ; — not needed as assumed END IF; END PROCESS ; Q <= Count ; — finally, assign the output Q from the signal Count END Behavior ;</pre>

# VHDL Modulo-n Counter library ieee; use ieee.std\_logic\_1164.all; use ieee.std\_logic\_arith.all; use ieee.std\_logic\_unsigned.all; entity counter\_ex is generic ( NUM\_BITS: integer := 4; MIN\_CNT: integer := 4; MAX\_CNT: integer := 13 ); port (CLK, RSTN: IN std\_logic, end entity counter\_ex is signal cnt: std\_logic\_vector(NUM\_BITS - 1 downto 0)); end entity counter\_ex is signal cnt: std\_logic\_vector(NUM\_BITS - 1 downto 0)); begin cnt: process (RSTN, CLK) is begin if (RSTN = '0') then cnt: conv\_std\_logic\_vector(MIN\_CNT, NUM\_BITS); elsif (CLK = 'NA'\_and\_logic\_vector(MIN\_CNT, NUM\_BITS); if (cnt = MAX\_CNT) then cnt <= conv\_std\_logic\_vector(MIN\_CNT, NUM\_BITS); end if; -- no else, so inferring a register here end process; count <= cnt; end if; -- no else, so inferring a register here end process; count <= cnt; end architecture behave;

### **VHDL Enabled Counter**

ARCHITECTURE Behavior OF counter IS

component counter ex is

generic(NOM\_BITS : integer := 4; MIN\_CNT : integer := 4;

MAX\_CNT : integer := 13);

port(CLM, RSTn : IN std logic;

Count : OUT std\_logic\_vector((NUM\_BITS - 1 downto 0));

end component counter\_ex;

BEGIN

CO : component counter\_ex

generic map (NUM\_BITS => 4, MIN\_CNT => 2, MAX\_CNT => 11)

port map (CLK => my\_clock, RSTn => my\_reset, Count => Counto);

C1 : component counter\_ex

generic map (NUM\_BITS => 6, MIN\_CNT => 3, MAX\_CNT => 49)

port map (CLK => my\_clock, RSTn => my\_reset, Count => Count1);

C2 : component counter\_ex

generic map (NUM\_BITS => 3, MIN\_CNT => 1, MAX\_CNT => 7)

port map (CLK => my\_clock, RSTn => my\_reset, Count => Count2);

END Behavior ;

